TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

# **TC74HCT646AP**

# OCTAL BUS TRANSCEIVER / REGISTER (3-STATE)

The TC74HCT646A is high speed CMOS OCTAL BUS TRANSCEIVER / REGISTERs fabricated with silicon gate C<sup>2</sup>MOS technology.

It achieves the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power dissipation. Its inputs are compatible with TTL, NMOS, and CMOS output voltage levels.

This device is bus transceiver with 3-state outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the internal registers.

All inputs are equipped with protection circuits against static discharge or transient excess voltage.

### FEATURES:

• High Speed------f<sub>MAX</sub> = 60 MHz(typ.)

at  $V_{CC} = 5V$ 

1

- Low Power Dissipation ·······  $I_{CC} = 4\mu A(Max.)$  at  $Ta = 25^{\circ}C$
- Compatible with TTL Output····· V<sub>IH</sub> = 2.0V(Min.)

 $V_{IL} = 0.8V \text{ (Max.)}$ 

- Output Drive Capability ----- 15 LSTTL Loads
- Symmetrical Output Impedance… | I<sub>OH</sub> | = I<sub>OL</sub> = 6mA(Min.)
- Balanced Propagation Delays  $\cdots t_{pLH} \simeq t_{pHL}$
- Pin and Function Compatible with 74LS 646

# 24 P (DIP24-P-300-2.54) Weight: 1.50g (Typ.)



### **IEC LOGIC SYMBOL**



### **APPLICATION NOTES**

- Do not apply a signal to any bus terminal when it is in the output mode. Damage may result.
- 2) All floating (high impedance) bus terminals must have their input levels fixed by means of pull up or pull down resistors.

2001-05-17

### TRUTH TABLE

| G | DIR            | CAB | СВА      | SAB | SBA | Α                | В                                                 | Function                                                                                                                                         |
|---|----------------|-----|----------|-----|-----|------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Н | x              | X * | X *      | х   | х   | INPUTS<br>Z      | INPUTS<br>Z                                       | The output functions of A and B Busses are disabled.                                                                                             |
|   |                |     | <b>-</b> | х   | х   | х                | х                                                 | Both A and B Busses are used as inputs to<br>the internal flip-flops. Data on the Bus will<br>be stored on the rising edge of the Clock.         |
|   |                | X * | X *      | L   | x   | INPUTS<br>L<br>H | OUTPUTS<br>L<br>H                                 | The data on the A bus are displayed on the B bus.                                                                                                |
| L | н              |     | X*       | L   | х   | L<br>H           | L<br>H                                            | The data on the A Bus are displayed on the B Bus, and are stored into the A storage flip-flops on the rising edge of CAB.                        |
|   |                | X * | X *      | Н   | х   | х                | Qn                                                | The data in the A storage flip-flops are displayed on the B Bus.                                                                                 |
|   |                |     | X *      | Н   | x   | L                | L                                                 | The data on the A Bus are stored into the A storage flip-flops on the rising edge of CAB, and the stored data propagate directly onto the B Bus. |
|   | OUTDUTS INDUTS |     |          |     |     |                  | The data on the B bus are displayed on the A bus. |                                                                                                                                                  |
| L | L              | X * |          | х   | L   | L<br>H           | L                                                 | The data on the B Bus are displayed on the A Bus, and are stored into the B storage flip-flops on the rising edge of CBA.                        |
|   |                | Х*  | X*       | Х   | Н   | Qn               | х                                                 | The data in the B storage flip-flops are displayed on the A Bus.                                                                                 |
|   |                | X * |          | x   | Н   | L<br>H           | L<br>H                                            | The data on the B Bus are stored into the B storage flip-flops on the rising edge of CBA, and the stored data propagate directly onto the A Bus. |

Notes: X: Don't Care

On: The data stored into the internal flip-flops by most recent low to high transition of the clock inputs.

Z: High Impedance
\*: The clock are not internally gated with either G or DIR. Therefore, data on the A and/or B Busses may be clocked into the storage flip-flops at any time.

2 2001-05-17





3 2001-05-17

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                          | SYMBOL           | VALUE                     | UNIT     |
|------------------------------------|------------------|---------------------------|----------|
| Supply Voltage Range               | V <sub>CC</sub>  | -0.5~7.0                  | ٧        |
| DC Input Voltage                   | V <sub>IN</sub>  | $-0.5 \sim V_{CC} + 0.5$  | ٧        |
| DC Output Voltage                  | V <sub>OUT</sub> | -0.5~V <sub>CC</sub> +0.5 | <b>V</b> |
| Input Diode Current                | I <sub>IK</sub>  | ± 20                      | mA       |
| Output Diode Current               | I <sub>OK</sub>  | ± 20                      | mA       |
| DC Output Current                  | I <sub>OUT</sub> | ±35                       | mA       |
| DC V <sub>CC</sub> /Ground Current | I <sub>cc</sub>  | ±75                       | mA       |
| Power Dissipation                  | P <sub>D</sub>   | 500 (DIP)*                | mW       |
| Storage Temperature                | $T_{stg}$        | <b>−65~150</b>            | °C       |

<sup>\*500</sup>mW in the range of Ta = -40°C~65°C. From Ta = 65°C to 85°C a derating factor of -10mW/°C should be applied up to 300mW.

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                | SYMBOL                          | VALUE             | UNIT |
|--------------------------|---------------------------------|-------------------|------|
| Supply Voltage           | $V_{CC}$                        | 4.5~5.5           | ٧    |
| Input Voltage            | VIN                             | 0~V <sub>cc</sub> | ٧    |
| Output Voltage           | V <sub>OUT</sub>                | 0~V <sub>cc</sub> | V    |
| Operating Temperature    | T <sub>opr</sub>                | <b>−40~85</b>     | °C   |
| Input Rise and Fall Time | t <sub>r</sub> , t <sub>f</sub> | 0~500             | ns   |

### DC ELECTRICAL CHARACTERISTICS

| PARAMETER                               | SYMBOL          | TEST CONDITION                                                            |                                        |                        | Ta = 25°C |      |       | Ta = -4 | UNIT  |       |
|-----------------------------------------|-----------------|---------------------------------------------------------------------------|----------------------------------------|------------------------|-----------|------|-------|---------|-------|-------|
| PARAIVIETER                             | STIVIBUL        | TEST CONDITION                                                            |                                        | V <sub>CC</sub><br>(V) | MIN.      | TYP. | MAX.  | MIN.    | MAX.  | OINIT |
| High - Level<br>Input Voltage           | V <sub>IH</sub> |                                                                           |                                        | 4.5<br>5.5             | 2.0       | _    | _     | 2.0     | _     | V     |
| Low - Level<br>Input Voltage            | VIL             |                                                                           |                                        | 4.5<br>\$<br>5.5       | _         | _    | 0.8   | _       | 0.8   | >     |
| High - Level                            | V <sub>OH</sub> | V <sub>IN</sub> =                                                         | $I_{OH} = -20 \mu A$                   | 4.5                    | 4.4       | 4.5  | _     | 4.4     | _     | V     |
| Output Voltage                          | • ОН            | $V_{IH}$ or $V_{IL}$                                                      | $I_{OH} = -6 \text{ mA}$               | 4.5                    | 4.18      | 4.31 | l     | 4.13    | _     |       |
| Low - Level                             | V <sub>OL</sub> | V <sub>I N</sub> =                                                        | $I_{OL} = 20 \mu A$                    | 4.5                    |           | 0.0  | 0.1   | _       | 0.1   | V     |
| Output Voltage                          | VOL             | V <sub>IH</sub> or V <sub>IL</sub>                                        | $I_{OL} = 6 \text{ mA}$                | 4.5                    | -         | 0.17 | 0.26  | _       | 0.33  |       |
| 3 - State Output<br>Off - State Current |                 | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{OUT} = V_{CC} \text{ or GND}$ |                                        | 5.5                    | 1         | _    | ± 0.5 | _       | ± 5.0 | μA    |
| Input Leakage Current                   |                 | $V_{1N} = V_{CC}$ or GND                                                  |                                        | 5.5                    | _         | _    | ± 0.1 | _       | ± 1.0 |       |
| Quiescent Supply                        | I <sub>CC</sub> | $V_{IN} = V_{CC}$ or GND                                                  |                                        | 5.5                    | -         | _    | 4.0   | _       | 40.0  | μΑ    |
| Current                                 | I <sub>C</sub>  | Per input:V <sub>IN</sub> :<br>Other input:V                              | = 0.5V or 2.4V<br><sub>CC</sub> or GND | 5.5                    | _         | _    | 2.0   | _       | 2.9   | mA    |

4 2001-05-17

TIMING REQUIREMENTS (Input  $t_r = t_f = 6ns$ )

| PARAMETER                   | CVMDOL                                 | TEST      |                     | Ta = | 25°C     | Ta = −40~85°C | LINIT  |
|-----------------------------|----------------------------------------|-----------|---------------------|------|----------|---------------|--------|
| PANAIVIETEN                 | SYMBOL                                 | CONDITION | V <sub>cc</sub> (V) | TYP. | LIMIT    | LIMIT         | וואוטן |
| Minimum Pulse Width<br>(CK) | t <sub>W(L)</sub><br>t <sub>W(H)</sub> |           | 4.5<br>5.5          |      | 15<br>14 | 19<br>17      |        |
| Minimum Set-up Time         | t <sub>s</sub>                         |           | 4.5<br>5.5          |      | 10<br>9  | 13<br>12      | ns     |
| Minimum Hold Time           | t <sub>h</sub>                         |           | 4.5<br>5.5          | _    | 5<br>5   | 5<br>5        |        |
| Clock Fequency              | f                                      |           | 4.5<br>5.5          |      | 31<br>37 | 25<br>30      | MHz    |

AC ELECTRICAL CHARACTERISTICS (Input  $t_r = t_f = 6ns$ )

| PARAMETER                          | SYMBOL                               | TEST                              |            |                        | ٦        | Га = 25°C |          | $Ta = -40 \sim 85^{\circ}C$ |          | UNIT   |
|------------------------------------|--------------------------------------|-----------------------------------|------------|------------------------|----------|-----------|----------|-----------------------------|----------|--------|
| PARAMETER                          | 3 TIVIBOL                            | CONDITION                         | CL<br>(pF) | V <sub>CC</sub><br>(V) | MIN.     | TYP.      | MAX.     | MIN.                        | MAX.     | OIVIII |
| Output Transition Time             | t <sub>TLH</sub><br>t <sub>THL</sub> |                                   | 50         | 4.5<br>5.5             | _        | 7<br>6    | 12<br>11 | _<br>_                      | 15<br>14 |        |
| Propagation Delay Time             | t <sub>pLH</sub>                     |                                   | 50         | 4.5<br>5.5             | _<br>_   | 20<br>17  | 30<br>27 | _<br>_                      | 38<br>34 |        |
| (BUS—BUS)                          | t <sub>pHL</sub>                     |                                   | 150        | 4.5<br>5.5             | _<br>_   | 25<br>22  | 38<br>34 | _<br>_                      | 48<br>43 |        |
| Propagation Delay Time             | t <sub>pLH</sub>                     |                                   | 50         | 4.5<br>5.5             | _<br>_   | 29<br>26  | 44<br>40 | _                           | 55<br>50 |        |
| (CAB, CBA – BUS)                   | t <sub>pHL</sub>                     |                                   | 150        | 4.5<br>5.5             | _<br>_   | 34<br>31  | 52<br>47 | _<br>_                      | 65<br>59 | ns     |
| Propagation Delay Time             | t <sub>pLH</sub>                     |                                   | 50         | 4.5<br>5.5             | _<br>_   | 24<br>21  | 34<br>31 | _<br>_                      | 43<br>39 |        |
| (SAB, SBA – BUS)                   | t <sub>pHL</sub>                     |                                   | 150        | 4.5<br>5.5             |          | 29<br>26  | 42<br>38 | _                           | 53<br>46 |        |
| Output Enable Time                 | t <sub>pZL</sub>                     | <b>D</b> 41.0                     | 50         | 4.5<br>5.5             | _<br>_   | 26<br>23  | 38<br>34 |                             | 48<br>43 |        |
| (DIR, $\overline{G}$ – BUS)        | t <sub>pZH</sub>                     | $R_L = 1k\Omega$                  | 150        | 4.5<br>5.5             | 1 1      | 31<br>28  | 46<br>41 | _                           | 58<br>52 |        |
| Output Enable Time<br>(DIR, G—BUS) | ${f t_{pLZ}} \ {f t_{pHZ}}$          | $R_L = 1k\Omega$                  | 50         | 4.5<br>5.5             | _<br>_   | 26<br>23  | 35<br>32 | _<br>_                      | 44<br>40 |        |
| Maximum Clock Frequency            | fMAX                                 |                                   | 50         | 4.5<br>5.5             | 31<br>37 | 55<br>61  | _        | 25<br>30                    | _        | MHz    |
| Input Capacitance                  | C <sub>IN</sub>                      | DIR, $\overline{G}$ , SAB, SBA, C | AB, CB     | A                      | _        | 5         | 10       | _                           | 10       |        |
| Output Capacitance                 | C <sub>I / O</sub>                   | An, Bn                            |            |                        | _        | 13        | _        | _                           | _        | pF     |
| Power Dissipation Capacitance      | C <sub>PD</sub> (1)                  |                                   |            |                        |          | 40        | _        | _                           |          |        |

Note(1): CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load.

Average operating current can be obtained by the equation:  $I_{CC}$  (opr) =  $C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC} / 8$  (per bit)

5 2001-05-17

## DIP 24PIN PACKAGE DIMENSIONS (DIP24-P-300-2.54)

Unit in mm



6 2001-05-17

### **RESTRICTIONS ON PRODUCT USE**

000707EBA

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- ◆ The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

7

The information contained herein is subject to change without notice.