# MM54HC423A/MM74HC423A Dual Retriggerable Monostable Multivibrator # **General Description** The MM54/74HC423A high speed monostable multivibrators (one shots) utilize advanced silicon-gate CMOS technology. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits. Each multivibrator features both a negative, A, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The 'HC423A cannot be triggered from clear. The 'HC423A is retriggerable. That is, it may be triggered repeatedly while its outputs are generating a pulse and the pulse will be extended. Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The output pulse equation is simply: $PW = (R_{EXT})$ ; $(C_{EXT})$ ; where PW is in seconds, R is in ohms, and C is in farads. All inputs are protected from damage due to static discharge by diodes to $V_{CC}$ and ground. #### **Features** - Typical propagation delay: 40 ns - Wide power supply range: 2V-6V - Low quiescent current: 80 µA maximum (74HC Series) - Low input current: 1 µA maximum - Fanout of 10 LS-TTL loads - Simple pulse width formula T = RC - Wide pulse range: 400 ns to ∞ (typ) - Part to part variation: ±5% (typ) - Schmitt Trigger A & B inputs allow infinite rise and fall times on these inputs # **Connection Diagram** #### **Dual-In-Line Package** **Top View** Order Number MM54HC423A or MM74HC423A #### **Timing Component** Note: Pin 6 and Pin 14 must be hardwired to GND ### **Truth Table** | | Inputs | Outputs | | | | |-------|---------|----------|---|---|--| | Clear | ear A B | | Q | Q | | | L | Х | Х | L | Н | | | X | Н | Х | L | Н | | | X | Х | L | L | Н | | | Н | L | <b>1</b> | Л | T | | | Н | ↓ | Н | Л | T | | H = High Level L = Low Level $\uparrow$ = Transition from Low to High = Transition from High to Low \_ One High Level Pulse The One Low Level Pulse X = Irrelevant # Absolute Maximum Ratings (Notes 1 & 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0VDC Input Voltage (V<sub>IN</sub>) $-1.5 \mbox{V to V}_{\mbox{\footnotesize CC}}\!+\!1.5 \mbox{V}$ DC Output Voltage (V<sub>OUT</sub>) -0.5V to $V_{CC} + 0.5V$ Clamp Diode Current (I<sub>IK</sub>, I<sub>OK</sub>) $\pm$ 20 mA DC Output Current, per pin (I<sub>OUT</sub>) $\pm\,25~\text{mA}$ DC V<sub>CC</sub> or GND Current, per pin (I<sub>CC</sub>) $\pm\,50~mA$ Storage Temperature Range (T<sub>STG</sub>) -65°C to +150°C Power Dissipation (P<sub>D</sub>) 600 mW (Note 3) 500 mW S.O. Package only 260°C Lead Temp. (T<sub>L</sub>) (Soldering 10 seconds) # **Operating Conditions** | | Min | Max | Units | |-----------------------------------------|-----|----------|-------| | Supply Voltage (V <sub>CC</sub> ) | 2 | 6 | V | | DC Input or Output Voltage | 0 | $V_{CC}$ | V | | $(V_{IN}, V_{OUT})$ | | | | | Operating Temp. Range (T <sub>A</sub> ) | | | | | MM74HC | -40 | +85 | °C | | MM54HC | -55 | +125 | °C | | Maximum Input Rise and Fall Time | | | | | (Clear Input) | | | | | V <sub>CC</sub> =2.0V | | 1000 | ns | | V <sub>CC</sub> =4.5V | | 500 | ns | | $V_{CC} = 6.0V$ | | 400 | ns | | | | | | # **DC Electrical Characteristics** (Note 4) | Symbol | Parameter | Conditions | v <sub>cc</sub> | T <sub>A</sub> = | 25°C | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units | |-----------------|-----------------------------------------------|-----------------------------------------------------|-----------------|------------------|------|--------------------------------------|---------------------------------------|-------| | | | | ** | Тур | | Guaranteed Limits | | | | V <sub>IH</sub> | Minimum High Level Input | | 2.0V | | 1.5 | 1.5 | 1.5 | V | | | Voltage | | 4.5V | | 3.15 | 3.15 | 3.15 | V | | | | | 6.0V | | 4.2 | 4.2 | 4.2 | V | | $V_{IL}$ | Maximum Low Level Input | | 2.0V | | 0.3 | 0.3 | 0.3 | V | | | Voltage | | 4.5V | | 0.9 | 0.9 | 0.9 | V | | | | | 6.0V | | 1.2 | 1.2 | 1.2 | V | | $V_{OH}$ | Minimum High Level | V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | | | Output Voltage | I <sub>OUT</sub> ≤ 20 μA | 2.0V | 2.0 | 1.9 | 1.9 | 1.9 | V | | | | | 4.5V | 4.5 | 4.4 | 4.4 | 4.4 | V | | | | | 6.0V | 6.0 | 5.9 | 5.9 | 5.9 | V | | | | V <sub>IN</sub> =V <sub>IH</sub> or V <sub>II</sub> | | | | | | V | | | | I <sub>OUT</sub> ≤ 4.0 mA | 4.5V | | 3.96 | 3.84 | 3.7 | V | | | | $ I_{OUT} \le 5.2 \text{ mA}$ | 6.0V | | 5.46 | 5.34 | 5.2 | V | | VOL | Maximum Low Level | V <sub>IN</sub> =V <sub>IH</sub> or V <sub>II</sub> | | | | | | | | OL. | Output Voltage | I <sub>OUT</sub> ≤20 μA | 2.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 4.5V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 6.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | | | | | | V | | | | I <sub>OUT</sub> ≤4 mA | 4.5V | | 0.26 | 0.33 | 0.4 | V | | | | I <sub>OUT</sub> ≤5.2 mA | 6.0V | | 0.26 | 0.33 | 0.4 | V | | I <sub>IN</sub> | Maximum Input Current (Pins 7, 15) | V <sub>IN</sub> =V <sub>CC</sub> or GND | 5.0V | | 0.5 | 5.0 | 5.0 | μΑ | | I <sub>IN</sub> | Maximum Input Current (all other pins) | V <sub>IN</sub> =V <sub>CC</sub> or GND | 6.0V | | ±0.1 | ±1.0 | ±1.0 | μΑ | | Icc | Maximum Quiescent Supply<br>Current (standby) | $V_{IN} = V_{CC}$ or GND $I_{OUT} = 0 \mu A$ | 6.0V | | 8.0 | 80 | 160 | μΑ | | Icc | Maximum Active Supply | V <sub>IN</sub> =V <sub>CC</sub> or GND | 2.0V | 36 | 80 | 110 | 130 | μΑ | | | Current (per | R/C <sub>EXT</sub> =0.5V <sub>CC</sub> | 4.5V | 0.33 | 1.0 | 1.3 | 1.6 | mA | | | monostable) | | 6.0V | 0.7 | 2.0 | 2.6 | 3.2 | mA | Note 1: Maximum Ratings are those values beyond which damage to the device may occur. Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation Temperature Derating: Plastic "N" Package: -12mW/°C from 65°C to 85°C Ceramic "J" Package: -12mW/°C from 100°C to 125°C Note 4: For a power supply of 5V $\pm$ 10% the worst-case output voltages ( $V_{OH}$ , $V_{OL}$ ) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst-case $V_{IH}$ and $V_{IL}$ occur at $V_{CC}$ =5.5V and 4.5V respectively. (The $V_{IH}$ value at 5.5V is 3.85V.) The worst-case leakage current ( $I_{IN}$ , $I_{CC}$ , and $\ensuremath{\text{I}_{\text{OZ}}}\xspace$ occur for CMOS at the higher voltage and so the 6.0V values should be used. # AC Electrical Characteristics $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $C_L = 15$ pF, $t_f = t_f = 6$ ns | Symbol | Parameter | Conditions | Тур | Limit | Units | |----------------------|-------------------------------------------------------------|------------------------------------------------------------|-----|-------|-------| | t <sub>PLH</sub> | Maximum Trigger Propagation<br>Delay, A, B to Q | | 22 | 33 | ns | | t <sub>PHL</sub> | Maximum Trigger Propagation<br>Delay, A, B to Q | | 25 | 42 | ns | | t <sub>PHL</sub> | Maximum Propagation Delay,<br>Clear to Q | | 20 | 27 | ns | | t <sub>PLH</sub> | Maximum Propagation Delay, Clear to $\overline{\mathbb{Q}}$ | | 22 | 33 | ns | | t <sub>W</sub> | Minimum Pulse Width, A, B or<br>Clear | | 14 | 26 | ns | | t <sub>REM</sub> | Minimum Clear Removal Time | | | 0 | ns | | t <sub>WQ(MIN)</sub> | Minimum Output Pulse Width | $C_{EXT} = 28 pF$ $R_{EXT} = 2 k\Omega$ | 400 | | ns | | t <sub>WQ</sub> | Output Pulse Width | $C_{EXT} = 1000 \text{ pF}$ $R_{EXT} = 10 \text{ k}\Omega$ | 10 | | μs | # AC Electrical Characteristics $C_L = 50 \text{ pF } t_f = t_f = 6 \text{ ns}$ (Unless otherwise specified) | Symbol | Parameter | Conditions | | v <sub>cc</sub> | T <sub>A</sub> =25°C | | 74HC<br>T <sub>A</sub> = -40 to 85°C | 54HC<br>T <sub>A</sub> = -55 to 125°C | Units | |-------------------------------------|---------------------------------------------------|----------------------------------------------|-----|----------------------|----------------------|-----------------|--------------------------------------|---------------------------------------|----------------| | | Typ Guaranteed Limits | | | | Limits | | | | | | t <sub>PLH</sub> | Maximum Trigger Propagation<br>Delay, A or B to Q | | | 2.0V<br>4.5V<br>6.0V | 77<br>26<br>21 | 169<br>42<br>32 | 194<br>51<br>39 | 210<br>57<br>44 | ns<br>ns<br>ns | | t <sub>PHL</sub> | Maximum Trigger Propagation<br>Delay, A or B to Q | | | 2.0V<br>4.5V<br>6.0V | 88<br>29<br>24 | 197<br>48<br>38 | 229<br>60<br>46 | 250<br>67<br>51 | ns<br>ns<br>ns | | t <sub>PHL</sub> | Maximum Propagation<br>Delay, Clear to Q | | | 2.0V<br>4.5V<br>6.0V | 54<br>23<br>19 | 114<br>34<br>28 | 132<br>41<br>33 | 143<br>45<br>36 | ns<br>ns<br>ns | | t <sub>PLH</sub> | Maximum Propagation<br>Delay, Clear to Q | | | 2.0V<br>4.5V<br>6.0V | 56<br>25<br>20 | 116<br>36<br>29 | 135<br>42<br>34 | 147<br>46<br>37 | ns<br>ns<br>ns | | t <sub>W</sub> | Minimum Pulse Width<br>A, B, Clear | | | 2.0V<br>4.5V<br>6.0V | 57<br>17<br>12 | 123<br>30<br>21 | 144<br>37<br>27 | 157<br>42<br>30 | ns<br>ns<br>ns | | t <sub>REM</sub> | Minimum Clear<br>Removal Time | | | 2.0V<br>4.5V<br>6.0V | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | ns<br>ns<br>ns | | t <sub>WQ</sub> | Output Pulse Width | $C_{EXT} = 0.1 \mu F$ $R_{EXT} = 10 k\Omega$ | Min | 5.0V | 1 | 0.9 | 0.86 | 0.85 | ms | | | | | Max | 5.0V | 1 | 1.1 | 1.14 | 1.15 | ms | | t <sub>TLH</sub> , t <sub>THL</sub> | Maximum Output Rise<br>and Fall Time | | | 2.0V<br>4.5V<br>6.0V | 30<br>8<br>7 | 75<br>15<br>13 | 95<br>19<br>16 | 110<br>22<br>19 | ns<br>ns<br>ns | | C <sub>PD</sub> | Power Dissipation<br>Capacitance (Note 5) | | | | 83 | | | | pF | | C <sub>IN</sub> | Maximum Input<br>Capacitance (Pins 7 & 15) | | | | 12 | 20 | 20 | 20 | pF | | C <sub>IN</sub> | Maximum Input<br>Capacitance (other inputs) | | | | 6 | 10 | 10 | 10 | pF | Note 5: $C_{PD}$ determines the no load dynamic power consumption, $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ , and the no load dynamic current consumption, $I_S = C_{PD} V_{CC} f + I_{CC}$ . ## **Theory of Operation (Continued)** #### TRIGGER OPERATION As shown in Figure 1 and the logic diagram before an input trigger occurs, the one-shot is in the quiescent state with the Q output low, and the timing capacitor CEXT completely charged to $V_{CC}$ . When the trigger input A goes from $V_{CC}$ to GND (while inputs B and clear are held to $V_{\mbox{\footnotesize{CC}}}$ ) a valid trigger is recognized, which turns on comparator C1 and N-Channel transistor N1 ①. At the same time the output latch is set. With transistor N1 on, the capacitor CFXT rapidly discharges toward GND until $V_{\mbox{\scriptsize REF1}}$ is reached. At this point the output of comparator C1 changes state and transistor N1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor CEXT begins to charge through the timing resistor, $R_{\mbox{\footnotesize{EXT}}},$ toward $V_{\mbox{\footnotesize{CC}}}.$ When the voltage across $C_{\mbox{\footnotesize{EXT}}}$ equals V<sub>REF2</sub>, comparator C2 changes state causing the output latch to reset (Q goes low) while at the same time disabling comparator C2. This ends the timing cycle with the one-shot in the quiescent state, waiting for the next trigger. A valid trigger is also recognized when trigger input B goes from GND to V $_{CC}$ (while input A is at GND and input clear is at V $_{CC}$ @ .) It should be noted that in the quiescent state $C_{EXT}$ is fully charged to $V_{CC}$ causing the current through resistor $R_{EXT}$ to be zero. Both comparators are "off" with the total device current due only to reverse junction leakages. An added feature of the 'HC423A is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to Q is independent of the value of $C_{EXT}$ , $R_{EXT}$ , or the duty cycle of the input waveform #### **RETRIGGER OPERATION** The 'HC423A is retriggered if a valid trigger occurs ® followed by another trigger ® before the Q output has returned to the quiescent (zero) state. Any retrigger, after the timing node voltage at pin or has begun to rise from $V_{REF1}$ , but has not yet reached $V_{REF2}$ , will cause an increase in output pulse width T. When a valid retrigger is initiated @, the voltage at the $R/C_{EXT}$ pin will again drop to $V_{REF1}$ before progressing along the RC charging curve toward $V_{CC}$ . The Q output will remain high until time T, after the last valid retrigger. Because the trigger-control circuit flip-flop resets shortly after $C_X$ has discharged to the reference voltage of the lower reference circuit, the minimum retrigger time, $t_{rr}$ is a function of internal propagation delays and the discharge time of $C_X$ : $$t_{rr} = 20 + \frac{187}{V_{CC} - 0.7} + \frac{565 + (0.256\,V_{CC})\,C_X}{(V_{CC} - 0.7)^2}\,\text{ns}$$ Another removal/retrigger time occurs when a short clear pulse is used. Upon receipt of a clear, the one shot must charge the capacitor up to the upper trip point before the one shot is ready to receive the next trigger. This time is dependent on the capacitor used and is approximately: $$t_{rr} = \, 196 \, + \frac{640}{V_{CC} - 0.7} + \frac{522 + (0.3 \, V_{CC}) \, C_X}{(V_{CC} - 0.7)^2} \, ns$$ #### **RESET OPERATION** These one shots may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to $V_{CC}$ by turning on transistor Q1 $\circledcirc$ . When the voltage on the capacitor reaches $V_{REF2}$ , the reset latch will clear and then be ready to accept another pulse. If the clear input is held low, any trigger inputs that occur will be inhibited and the Q and $\overline{Q}$ outputs of the output latch will not change. Since the Q output is reset when an input low level is detected on the Clear input, the output pulse T can be made significantly shorter than the minimum pulse width specification. #### Physical Dimensions inches (millimeters) (Continued) 0.740 - 0.780 (18.80 - 19.81) (2.286)16 15 14 13 12 11 10 9 16 15 INDEX AREA 0.250 ± 0.010 (6.350 ± 0.254) PIN NO. 1 PIN NO. 1 1 2 3 4 5 6 1 2 7 | 8 OPTION 01 OPTION 02 $\frac{0.065}{(1.651)}$ $\frac{0.060}{(1.524)}$ TYP 0.300 - 0.320 (7.620 - 8.128) 4º TYP OPTIONAL $\frac{0.145 - 0.200}{(3.683 - 5.080)}$ 95°±5° $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP $\frac{0.020}{(0.508)}$ 0.280 0.125 - 0.150 (3.175 - 3.810) (7.112) MIN 0.030 ± 0.015 $(0.762 \pm 0.381)$ $\frac{0.014 - 0.023}{(0.356 - 0.584)}$ $\frac{0.100 \pm 0.010}{(2.540 \pm 0.254)}$ (0.325 +0.040 -0.015 0.050 ± 0.010 N16E (REV F) TYP (8.255 **+**1.016 **-**0.381 $(1.270 \pm 0.254)$ Order Number MM74HC423AN NS Package N16E #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. **National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 **National Semiconductor** Europe Fax: (+49) 0-180-530 85 86 Fax: (+49) 0-180-530 85 86 Email: cnjwge@tevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 35 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408